DocumentCode :
452029
Title :
Performance-Driven Simultaneous Place and Route for Row-Based FPGAs
Author :
Nag, Sudip K. ; Rutenbar, Rob A.
Author_Institution :
Department of Electrical and Computer Engineering, Carnegie Mellon University, Pittsburgh, PA
fYear :
1994
fDate :
6-10 June 1994
Firstpage :
301
Lastpage :
307
Abstract :
Sequential place and route tools for FPGAs are inherently weak at addressing both wirability and timing optimizations. This is primarily due to the difficulty in predicting these at the placement level. A new performance-driven simultaneous placement / routing technique has been developed for row-based designs. Up to 28% improvements in timing and 33% in wirability have been achieved over a traditional sequential place and route system in use at Texas Instruments for several MCNC benchmark examples.
Keywords :
Application specific integrated circuits; Costs; Degradation; Delay estimation; Field programmable gate arrays; Instruments; Logic circuits; Logic programming; Routing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1994. 31st Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-653-0
Type :
conf
DOI :
10.1109/DAC.1994.204116
Filename :
1600389
Link To Document :
بازگشت