DocumentCode
452066
Title
An Efficient Path Delay Fault Coverage Estimator
Author
Heragu, Keerthi ; Bushnell, Mic Hael L ; Agrawal, Vishwani D.
Author_Institution
Dept. of Electrical & Computer Eng., Rutgers University, Piscataway, NJ
fYear
1994
fDate
6-10 June 1994
Firstpage
516
Lastpage
521
Abstract
We propose a linear complexity method to estimate robust path delay fault coverage in digital circuits. We adopt a path counting scheme for a true-value simulator that uses flags for each signal line. These ags determine the new path delay faults detected by the simulated vector pair. Experimental results are presented to show the effectiveness of the method in estimating path delay fault coverage.
Keywords
Delay estimation; Design automation; Distributed computing; Machinery; Permission;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation, 1994. 31st Conference on
ISSN
0738-100X
Print_ISBN
0-89791-653-0
Type
conf
DOI
10.1109/DAC.1994.204157
Filename
1600430
Link To Document