DocumentCode :
453709
Title :
Application of symbolic and bounded model checking to the verification of logic control systems
Author :
Loeis, Kingliana ; Younis, Mohammed Bani ; Frey, Georg
Author_Institution :
Kaiserslautern Univ.
Volume :
1
fYear :
2005
fDate :
19-22 Sept. 2005
Lastpage :
250
Abstract :
The developer of logic control systems is faced with increasing complexity of the functions to be implemented and, at the same time, increasing demands on the reliability of the resulting software. To analyze the reliability of such complex systems formal methods can be applied. One area of the corresponding research is focused on the application of model checking techniques to Programmable Logic Controllers (PLCs). In this paper a new method to formalize PLC programs together with a model of the cyclic behavior of the PLC is presented. The control systems behavior is modeled, and then the program, written in Instruction List, is formalized and integrated into the model. The formalization in SMV language is suitable for verification using BDD and SAT techniques. Both techniques are compared using first results of a case study
Keywords :
binary decision diagrams; computability; control engineering computing; control system analysis computing; formal verification; programmable controllers; BDD techniques; PLC; SAT techniques; SMV language; formal method; logic control systems; model checking; programmable logic controllers; Automatic control; Automation; Binary decision diagrams; Control system synthesis; Control systems; Hardware; Logic; Power system modeling; Programmable control; State-space methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technologies and Factory Automation, 2005. ETFA 2005. 10th IEEE Conference on
Conference_Location :
Catania
Print_ISBN :
0-7803-9401-1
Type :
conf
DOI :
10.1109/ETFA.2005.1612527
Filename :
1612527
Link To Document :
بازگشت