DocumentCode :
454355
Title :
Hierarchy-Aware and Area-Efficient Test Infrastructure Design for Core-Based System Chips
Author :
Sehgal, Anuja ; Goel, Sandeep Kumar ; Marinissen, Erik Jan ; Chakrabarty, Krishnendu
Author_Institution :
Adv. Micro Devices, Sunnyvale, CA
Volume :
1
fYear :
2006
fDate :
6-10 March 2006
Firstpage :
1
Lastpage :
6
Abstract :
Multiple levels of design hierarchy are common in current-generation system-on-chip (SOC) integrated circuits. However, most prior work on test access mechanism (TAM) optimization and test scheduling is based on a flattened design hierarchy. We investigate hierarchy-aware test infrastructure design, wherein wrapper/TAM optimization and test scheduling are carried out for hierarchical SOCs for two practical design scenarios. In the first scenario, the wrapper and TAM implementation for the embedded child cores in hierarchical (parent) cores are delivered in a hard form by the core provider. In the second scenario, the wrapper and TAM architecture of the child cores embedded in the parent cores are implemented by the system integrator. Experimental results are presented for the ITC´02 SOC test benchmarks
Keywords :
integrated circuit design; integrated circuit testing; logic testing; system-on-chip; benchmark testing; design hierarchy; embedded child cores; system-on-chip; test access mechanism; test infrastructure design; test scheduling; Automatic test pattern generation; Benchmark testing; Circuit testing; Costs; Design optimization; Electronic equipment testing; Logic; Scheduling; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
Type :
conf
DOI :
10.1109/DATE.2006.244140
Filename :
1656892
Link To Document :
بازگشت