DocumentCode :
454358
Title :
Reuse-based test access and integrated test scheduling for network-on-chip
Author :
Liu, Chunsheng ; Link, Zach ; Pradhan, D.K.
Author_Institution :
Dept. of Comput. & Electron. Eng., Nebraska Univ., Lincoln, NE
Volume :
1
fYear :
2006
fDate :
6-10 March 2006
Abstract :
In this paper, we propose a new method for test access and test scheduling in NoC-based system. It relies on a progressive reuse of the network resources for transporting test data to routers. We present possible solutions to the implementation of this scheme. We also show how the router testing can be scheduled concurrently with core testing to reduce test application time. Experimental results for the ITC´02 SoC benchmarks show that the proposed method can lead to substantial reduction on test application time compared to previous work based on the use of serial boundary scan. The method can also help to reduce hardware overhead
Keywords :
boundary scan testing; integrated circuit design; integrated circuit testing; network-on-chip; core testing; integrated test scheduling; network-on-chip; router testing; serial boundary scan; test access; Benchmark testing; Circuit testing; Electronic equipment testing; Hardware; Integrated circuit interconnections; Network-on-a-chip; Pins; Processor scheduling; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
Type :
conf
DOI :
10.1109/DATE.2006.244143
Filename :
1656895
Link To Document :
بازگشت