Title :
Performance analysis of greedy shapers in real-time systems
Author :
Wandeler, Ernesto ; Maxiaguine, Alexander ; Thiele, Lothar
Author_Institution :
Comput. Eng. & Networks Lab., Swiss Fed. Inst. of Technol.
Abstract :
Traffic shaping is a well-known technique in the area of networking and is proven to reduce global buffer requirements and end-to-end delays in networked systems. Due to these properties, shapers also play an increasingly important role in the design of multi-processor embedded systems that exhibit a considerable amount of on-chip traffic. Despite their growing importance in this area, no methods exist to analyze shapers in distributed embedded systems, and to incorporate them into a system-level performance analysis. Hence it is until now not possible to determine the effect of shapers to end-to-end delay guarantees or buffer requirements in these systems. In this work, we present a method to analyze greedy shapers, and we embed this analysis method into a well-established modular performance analysis framework. The presented approach enables system-level performance analysis of complete systems with greedy shapers, and we prove its applicability by analyzing two case study systems
Keywords :
buffer storage; computer networks; delays; embedded systems; multiprocessing systems; telecommunication traffic; buffer requirements; end-to-end delays; greedy shapers; multiprocessor embedded systems; on-chip traffic; real-time systems; traffic shaping; Buffer overflow; Computer networks; Delay; Embedded system; Intelligent networks; Laboratories; Performance analysis; Real time systems; System-on-a-chip; Telecommunication traffic;
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
DOI :
10.1109/DATE.2006.243801