DocumentCode :
454430
Title :
FPGA Architecture Characterization for System Level Performance Analysis
Author :
Densmore, Douglas ; Donlin, Adam ; Sangiovanni-Vincentelli, Alberto
Author_Institution :
California Univ., Berkeley, CA
Volume :
1
fYear :
2006
fDate :
6-10 March 2006
Firstpage :
1
Lastpage :
6
Abstract :
We present a modular and scalable approach for automatically extracting actual performance information from a set of FPGA-based architecture topologies. This information is used dynamically during simulation to support performance analysis in a system level design environment. The topologies capture systems representing common designs using FPGA technologies of interest. Their characterization is done only once; the results are then used during simulation of actual systems being explored by the designer. Our approach allows a rich set of FPGA architectures to be explored accurately at various abstraction levels to seek optimized solutions with minimal effort by the designer. To offer an industrial example of our results, we describe the characterization process for Xilinx Core Connect-based platforms and the integration of this data into the METROPOLIS modeling environment
Keywords :
field programmable gate arrays; integrated circuit design; integrated circuit modelling; logic design; FPGA architecture characterization; FPGA-based architecture topologies; METROPOLIS modeling environment; Xilinx Core Connect-based platforms; field programmable gate arrays; system level design environment; system level performance analysis; Analytical models; Costs; Data mining; Design optimization; Field programmable gate arrays; Performance analysis; Process design; Superluminescent diodes; System-level design; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
Type :
conf
DOI :
10.1109/DATE.2006.244092
Filename :
1656986
Link To Document :
بازگشت