DocumentCode :
454447
Title :
Ultralow Power Computing with Sub-threshold Leakage: A Comparative Study of Bulk and SOI Technologies
Author :
Raychowdhury, A. ; Paul, B.C. ; Bhunia, S. ; Roy, K.
Author_Institution :
Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN
Volume :
1
fYear :
2006
fDate :
6-10 March 2006
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a novel design methodology for ultralow power design (in bulk and double-gate SOI technology) using sub-threshold leakage as the operating current (suitable for medium frequency of operation: tens to hundreds of MHz). It has been shown that a complete co-design at all levels of hierarchy (device, circuit and architecture) is necessary to reduce the overall power consumption. Simulation results of co-design on a five-tap FIR filter shows ~2.5times (for bulk) and ~3.8times (for SOI) improvement in throughput at iso-power compared to a conventional design. It has been further demonstrated that the double-gate SOI technology is better suited for sub-threshold operation
Keywords :
VLSI; integrated circuit design; low-power electronics; silicon-on-insulator; FIR filter; SOI technologies; bulk technologies; power consumption; subthreshold leakage; ultralow power design; Circuits; Energy consumption; Finite impulse response filter; Frequency; Logic design; Logic devices; Power engineering computing; Space technology; Throughput; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
Type :
conf
DOI :
10.1109/DATE.2006.243768
Filename :
1657009
Link To Document :
بازگشت