DocumentCode
454487
Title
An Integrated Open Framework for Heterogeneous MPSoC Design Space Exploration
Author
Angiolini, Federico ; Ceng, Jianjiang ; Leupers, Rainer ; Ferrari, Federico ; Ferri, Cesare ; Benini, Luca
Author_Institution
Dipt. di Elettronica, Bologna Univ.
Volume
1
fYear
2006
fDate
6-10 March 2006
Firstpage
1
Lastpage
6
Abstract
In recent years, increasing manufacturing density has allowed the development of multi-processor systems-on-chip (MPSoCs). Application-specific instruction set processors (ASIPs) stand out as one of the most efficient design paradigms and could be especially effective as SoC computing engines. However, multiple hurdles which are hindering the productivity of SoC designers and researchers must be solved first. Among them, the difficulty of thoroughly exploring the design space by simultaneously sweeping axes like processing elements, memory hierarchies and chip interconnect fabrics. We tackle this challenge by proposing an integrated approach where state-of-the-art platform modeling infrastructures, at the IP core level and at the system level, meet to provide the designer with maximum openness and flexibility in terms of design space exploration
Keywords
instruction sets; logic design; multiprocessing systems; system-on-chip; ASIP; IP core level; application-specific instruction set processors; design space exploration; heterogeneous MPSoC; integrated open framework; multiprocessor systems-on-chip; platform modeling infrastructures; Application specific processors; Design automation; Engines; Fabrics; Feedback loop; Integrated circuit interconnections; Productivity; Signal design; Space exploration; Streaming media;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location
Munich
Print_ISBN
3-9810801-1-4
Type
conf
DOI
10.1109/DATE.2006.244000
Filename
1657065
Link To Document