DocumentCode
454491
Title
A secure Scan Design Methodology
Author
Hély, David ; Bancel, Frédéric ; Flottes, Marie-Lise ; Rouzeyre, Bruno
Author_Institution
Smartcard Div., ST Microelectron., Rousset
Volume
1
fYear
2006
fDate
6-10 March 2006
Firstpage
1
Lastpage
2
Abstract
It has been proven that scan path is a potent hazard for secure chips. Scan based attacks have been recently demonstrated against DES or AES and several solutions have been presented in the literature in order to securize the scan chain. Nevertheless, the different proposed techniques are all ad hoc techniques, which are not always easy to integrate into a completely automated design flow or in an IP reuse environment. In this paper, we propose a scan chain integrity detection mechanism, which respects both automated design flow and IP reuse environment
Keywords
boundary scan testing; security of data; IP reuse environment; ad hoc techniques; automated design flow; scan chain integrity detection mechanism; scan design methodology; scan path; Circuit testing; Computer hacking; Cryptography; Design methodology; Detectors; Flip-flops; Hazards; Microelectronics; Protection; Signal design;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location
Munich
Print_ISBN
3-9810801-1-4
Type
conf
DOI
10.1109/DATE.2006.244019
Filename
1657071
Link To Document