DocumentCode :
454503
Title :
Functional Test Generation using Property Decompositions for Validation of Pipelined Processors
Author :
Koo, Heon-Mo ; Mishra, Prabhat
Author_Institution :
Dept. of Comput. & Inf. Sci. & Eng., Florida Univ., Gainesville, FL
Volume :
1
fYear :
2006
fDate :
6-10 March 2006
Firstpage :
1
Lastpage :
6
Abstract :
Functional validation is a major bottleneck in pipelined processor design. Simulation using functional test vectors is the most widely used form of processor validation. While existing model checking based approaches have proposed several promising ideas for efficient test generation, many challenges remain in applying them to realistic pipelined processors. The time and resources required for test generation using existing model checking based techniques can be extremely large. This paper presents an efficient test generation technique using decompositional model checking. The contribution of the paper is the development of both property and design decomposition procedures for efficient test generation of pipelined processors. Our experimental results using a multi-issue MIPS processor demonstrate several orders-of-magnitude reduction in memory requirement and test generation time
Keywords :
automatic test pattern generation; logic partitioning; microprocessor chips; pipeline processing; MIPS processor; decomposition model checking; functional test generation; pipelined processor design; processor validation; property decompositions; Algorithm design and analysis; Computational modeling; Computer architecture; Design methodology; Information science; Logic design; Logic testing; Merging; Microprocessors; Pipelines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
Type :
conf
DOI :
10.1109/DATE.2006.244078
Filename :
1657085
Link To Document :
بازگشت