DocumentCode :
463012
Title :
A Multi-channel Symbol Timing Recovery Architecture for 10GBASE-T System
Author :
Chien, Ying-Ren ; Lee, Jan-Hwa ; Tsao, Hen-Wai ; Mao, Wei-Lung
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
Volume :
1
fYear :
2007
fDate :
12-14 Feb. 2007
Firstpage :
668
Lastpage :
672
Abstract :
A traditional symbol timing recovery architecture that used in 100BASE-T and 1000BASE-T is multi-phase selection based phase-locked loop (MPS-PLL). In 10GBASE-T system, the echo (ECHO) interference suppression requirement is much higher and hence the ECHO canceller is more sensitive to the timing jitter as well than that of 1000BASE-T system. Hence, the MPS-PLL architecture is difficult to implement in 10GBASE-T system. In this paper, we propose a hybrid symbol timing recovery (STR) architecture, which comprises a phase-locked loop (PLL) block accompanies three delay-locked loop (DLL) blocks as a four-channel STR system, and the corresponding finite state machine (FSM) control block that are suitable for 100BASE-T system. Finally, the complete simulation results, which include automatic gain control loop adaption, frequency offset estimation and correction, PLL phase and frequency recovery, DLL phase recovery, timing tracking, decision feedback equalizer training, echo canceller training and near end crosstalk canceller training in the training mode, show that the proposed four-channel STR architecture is practical.
Keywords :
crosstalk; delay lock loops; finite state machines; interference suppression; phase locked loops; 10GBASE-T system; DLL; FSM; PLL; crosstalk canceller training; delay-locked loop; finite state machine; hybrid symbol timing recovery; interference suppression; multichannel symbol timing recovery architecture; multiphase selection; phase-locked loop; Automata; Automatic control; Control systems; Delay; Echo cancellers; Frequency estimation; Gain control; Interference suppression; Phase locked loops; Timing jitter; 10GBASE-T; Delay lock loop (DLL); Frequency offset estimation; Phase lock loop (PLL); Symbol timing recovery (STR);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Technology, The 9th International Conference on
Conference_Location :
Gangwon-Do
ISSN :
1738-9445
Print_ISBN :
978-89-5519-131-8
Type :
conf
DOI :
10.1109/ICACT.2007.358443
Filename :
4195222
Link To Document :
بازگشت