DocumentCode :
463619
Title :
A Novel Multiplierless Hardware Implementation Method for Adaptive Filter Coefficients
Author :
Yunhua Wang ; DeBrunner, L.S. ; Dayong, Zhou. ; DeBrunner, V.E.
Author_Institution :
Sch. of Electr. & Comput. Eng., Oklahoma Univ., Norman, OK, USA
Volume :
2
fYear :
2007
fDate :
15-20 April 2007
Abstract :
Adaptive filter implementations require real-time conversion of coefficients to canonical signed digit (CSD) or similar representations to benefit from multiplierless techniques for implementing filters. Multiplierless approaches are used to reduce the hardware and increase the throughput. This paper introduces a novel hardware implementation method that converts two´s complement numbers to their CSD representations using a fixed number of shift and logic operations. As a result, we can greatly reduce the power consumption and area requirements for hardware implementation of DSP algorithms in which coefficients are not known a priori. Because all CSD digits are produced simultaneously, the conversion speed and thus the throughput are improved when compared to overlap-and-scan techniques such as Booth´s recoding.
Keywords :
adaptive filters; power consumption; Booth recoding; adaptive filter coefficients; canonical signed digit; hardware implementation method; multiplierless hardware implementation method; overlap-and-scan techniques; power consumption; Adaptive filters; Computational complexity; Cost function; Digital signal processing; Educational institutions; Energy consumption; Hardware; Logic; Table lookup; Throughput; adaptive filters; digital arithmetic; field programmable gate arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech and Signal Processing, 2007. ICASSP 2007. IEEE International Conference on
Conference_Location :
Honolulu, HI
ISSN :
1520-6149
Print_ISBN :
1-4244-0727-3
Type :
conf
DOI :
10.1109/ICASSP.2007.366171
Filename :
4217344
Link To Document :
بازگشت