• DocumentCode
    464703
  • Title

    Efficient Vertical/Horizontal-Space 1D-DCT Processing Based on Massive-Parallel Matrix-Processing Engine

  • Author

    Kumaki, Takeshi ; Koide, Tetsushi ; Mattausch, Hans Jürgen ; Kuroda, Yasuto ; Noda, Hideyuki ; Dosaka, Katsumi ; Arimoto, Kazutami ; Saito, Kazunori

  • Author_Institution
    Res. Center for Nanodevices & Syst., Hiroshima Univ., Higashi
  • fYear
    2007
  • fDate
    27-30 May 2007
  • Firstpage
    525
  • Lastpage
    528
  • Abstract
    This paper reports an efficient discrete cosine transform (DCT) processing for the JPEG algorithm using a massive-parallel memory-embedded SIMD matrix processor. The matrix-processing engine has 2,048 2-bit processing elements, which are connected by a flexible switching network, and supports 2-bit 2,048-way bit-serial and word-parallel operations with a single command. For compatibility with this matrix-processing architecture, the conventional DCT algorithm has been improved in arithmetic order and the vertical/horizontal-space 1 dimensional (1D)-DCT processing has been further developed. Evaluation results of the matrix-engine-based DCT processing show that the necessary clock cycles per image blocks can be reduced by 87% in comparison to a conventional DSP architecture. The determined performances in MOPS and MOPS/mm are factors 8 and 5.6 better than with a conventional DSP, respectively. Moreover, the matrix-processing engine can reduce the number of total clock cycles for JPEG application about 49% in comparison to a conventional DSP architecture.
  • Keywords
    discrete cosine transforms; image coding; microprocessor chips; parallel processing; 1D-DCT processing; JPEG algorithm; SIMD matrix processor; discrete cosine transform; massive-parallel matrix-processing engine; switching network; Arithmetic; Clocks; Computer architecture; Digital signal processing; Discrete cosine transforms; Engines; Frequency; Power dissipation; Transform coding; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
  • Conference_Location
    New Orleans, LA
  • Print_ISBN
    1-4244-0920-9
  • Electronic_ISBN
    1-4244-0921-7
  • Type

    conf

  • DOI
    10.1109/ISCAS.2007.378686
  • Filename
    4252687