• DocumentCode
    464756
  • Title

    Asymmetric clock driver for improved power and noise performances

  • Author

    Castro, Javier ; Parra, Pilar ; Valencia, Manuel ; Acosta, Antonio J.

  • Author_Institution
    Instituto de Microelectron. de Sevilla, Univ. de Sevilla
  • fYear
    2007
  • fDate
    27-30 May 2007
  • Firstpage
    893
  • Lastpage
    896
  • Abstract
    One of the most important sources of switching noise and power consumption in large VLSI circuits is the clock generation and distribution tree. This paper analyzes how the use of an asymmetric clock can be an important solution to reduce the switching noise generated by the global clock, with a very reduced degradation in performances and reliability. The suited sizing of clock generators and the design of asymmetric clock tree cells, show the benefits of the proposed technique, validated through a design example where a 50% of noise reduction is achieved with 10% of loss in operation frequency and no penalty, even saving, in power consumption.
  • Keywords
    VLSI; clocks; integrated circuit noise; VLSI circuits; asymmetric clock driver; clock distribution tree; clock generation; improved noise performances; improved power performance; noise reduction; switching noise; Circuit noise; Clocks; Driver circuits; Energy consumption; Noise generators; Noise reduction; Performance analysis; Power generation; Switching circuits; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
  • Conference_Location
    New Orleans, LA
  • Print_ISBN
    1-4244-0920-9
  • Electronic_ISBN
    1-4244-0921-7
  • Type

    conf

  • DOI
    10.1109/ISCAS.2007.378050
  • Filename
    4252779