DocumentCode :
464835
Title :
A Novel Low Power Interface Circuit Design Technique for Multiple Voltage Islands Scheme
Author :
Lin, Saihua ; Yang, Huazhong ; Luo, Rong
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
1401
Lastpage :
1404
Abstract :
Power has become an important concern for nanometer circuit design as well as timing characteristic. In this paper, a novel low power interface circuit design technique was proposed for multiple voltage islands scheme by using output feedback, conditional switch, and pulsed clock technique. The method was applied to new types of flip-flops and combinational logics to eliminate level converters and remove redundant switching activities. Combined with multiple VTH technique, a low clock swing flip-flop is designed to verify our new method. Experimental results show that the leakage power of the new flip-flop can be reduced by an average of 58.14% in standby mode and the total power consumption can be reduced by an average of 55.76% in active mode, while the delay time stays the same
Keywords :
combinational circuits; digital integrated circuits; flip-flops; low-power electronics; power supply circuits; VTH technique; combinational logics; conditional switch; flip-flops; low power interface circuit design technique; multiple voltage islands scheme; nanometer circuit design; output feedback switch; pulsed clock technique; Circuit synthesis; Clocks; Flip-flops; Logic; Output feedback; Pulse circuits; Switches; Switching circuits; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378490
Filename :
4252910
Link To Document :
بازگشت