DocumentCode :
464895
Title :
A Fast Register Relocation Method for Circuit Size Reduction in Generalized-Synchronous Framework
Author :
Kohira, Yukihide ; Takahashi, Atsushi
Author_Institution :
Dept. of Commun. & Integrated Syst., Tokyo Inst. of Technol.
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
1795
Lastpage :
1798
Abstract :
Under the assumption that the clock can be inputted to each register at an arbitrary timing, the minimum feasible clock period might be reduced by register relocation while maintaining the circuit behavior and topology. But if the minimum feasible clock period is reduced, then the number of registers tends to be increased. In this paper, we propose a register relocation method that reduces the number of registers while keeping the target clock period. The proposed method reduces the number of registers in the practical time in experiments.
Keywords :
clocks; graph theory; logic design; shift registers; circuit size reduction; fast register relocation; generalized-synchronous framework; Circuit synthesis; Circuit topology; Clocks; Energy consumption; Logic circuits; Minimization; Propagation delay; Registers; Scheduling algorithm; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378021
Filename :
4253008
Link To Document :
بازگشت