Title :
A Low Power Digital Signal Processor with Adaptive Band Activation for Digital Hearing Aid Chip
Author :
Lee, Seung Jin ; Kim, Sunyoung ; Yoo, Hoi-Jun
Author_Institution :
Dept. of Electron. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon
Abstract :
A low power digital signal processor (DSP) for a digital hearing aid chip is presented. The DSP integrates three programmable digital finite impulse response (FIR) filters. Each FIR filter can have one pass-frequency out of seven preset frequencies so that only three FIR filters can have the same flexibility as seven filters. Additionally, a silence mode is defined in which only one filter is activated. A digital voice activity detection circuit is implemented for this purpose. The DSP is implemented as part of a fully integrated digital hearing aid chip. It uses a 0.18 mum CMOS process and occupies an area of 0.5 mm2. Power consumption is 25 muW in normal operating mode and 9 muW in silence mode at 0.9-V supply.
Keywords :
CMOS integrated circuits; FIR filters; digital signal processing chips; hearing aids; 0.18 micron; 0.9 V; 25 muW; 9 muW; CMOS process; DSP; FIR filters; adaptive band activation; digital hearing aid chip; digital signal processor; digital voice activity detection; programmable digital finite impulse response; silence mode; Auditory system; Band pass filters; CMOS process; Circuits; Digital filters; Digital signal processing chips; Digital signal processors; Energy consumption; Finite impulse response filter; Frequency;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.378526