DocumentCode :
465051
Title :
A Performance Driven Layout Compaction Optimization Algorithm for Analog Circuits
Author :
Chan, Henry H Y ; Zilic, Zeljko
Author_Institution :
Dept. of Electr. & Comput. Eng., McGill Univ., Montreal, Que.
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
2934
Lastpage :
2937
Abstract :
In interconnect-dominated designs, the ability to minimize layout-induced parasitic effects is crucial for rapid design closure. Deep sub-micron effects and ubiquitous interference in mixed-signal environments cause designers to be less reliant on optimization based solely on schematic models. Performance can be further improved at the physical design level. Hierarchical optimization schemes are used to manage the complexity in the analog circuit design process. In this paper, we present a novel performance-driven compaction optimization algorithm that optimizes the placement of circuit blocks and guard bands for analog circuits. Parasitic effects are minimized under symmetry, matching and displacement constraints derived from the customized layout topology.
Keywords :
circuit optimisation; integrated circuit interconnections; integrated circuit layout; analog circuit design process; circuit blocks; deep sub-micron effects; guard bands; hierarchical optimization; interconnect-dominated designs; layout compaction optimization algorithm; layout topology; layout-induced parasitic effects; mixed-signal environments; physical design level; ubiquitous interference; Analog circuits; Art; Compaction; Computational Intelligence Society; Enterprise resource planning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.377864
Filename :
4253293
Link To Document :
بازگشت