DocumentCode :
465066
Title :
A Fractional-N PLL for Digital Clock Generation With an FIR-Embedded Frequency Divider
Author :
Chi, Baoyong ; Yu, Xueyi ; Rhee, Woogeun ; Wang, ZhiHua
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
3051
Lastpage :
3054
Abstract :
In this paper, a novel architecture of a fractional-N phase-locked loop (PLL) is presented for digital clock generation. By employing multimodulus dividers in parallel with sequential outputs of a DeltaSigma modulator, finite impulse response (FIR) filtering with respect to modulator noise is realized in the PLL, resulting in quantization noise reduction in high frequencies. Hence, a low oversampling ratio (OSR) DeltaSigma fractional-N PLL can be achieved without increasing quantization noise. Architecture comparison and simulation results are also presented.
Keywords :
FIR filters; clocks; frequency dividers; modulators; phase locked loops; sigma-delta modulation; DeltaSigma modulator; FIR-embedded frequency divider; digital clock generation; finite impulse response filtering; fractional-N PLL; fractional-N phase-locked loop; multimodulus dividers; quantization noise reduction; Bandwidth; Clocks; Frequency conversion; Jitter; Phase detection; Phase frequency detector; Phase locked loops; Phase noise; Quantization; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378052
Filename :
4253322
Link To Document :
بازگشت