DocumentCode
465268
Title
Layered Switching for Networks on Chip
Author
Lu, Zhonghai ; Liu, Ming ; Jantsch, Axel
Author_Institution
R. Inst. of Technol., Stockholm
fYear
2007
fDate
4-8 June 2007
Firstpage
122
Lastpage
127
Abstract
We present and evaluate a novel switching mechanism called layered switching. Conceptually, the layered switching implements wormhole on top of virtual cut-through switching. To show the feasibility of layered switching, as well as to confirm its advantages, we conducted an RTL implementation study based on a canonical wormhole architecture. Synthesis results show that our strategy suggests negligible degradation in hardware speed (1%) and area overhead (7%). Simulation results demonstrate that it achieves higher throughput than wormhole alone while significantly reducing the buffer space required at network nodes when compared with virtual cut-through.
Keywords
multiprocessor interconnection networks; network-on-chip; RTL implementation; canonical wormhole architecture; layered switching; network-on-chip; virtual cut-through switching; Communication switching; Costs; Degradation; Hardware; Network synthesis; Network-on-a-chip; Packet switching; Switches; System-on-a-chip; Throughput; Design; Network-on-Chip; Performance; Switching Technique; System-on-Chip; Theory;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2007. DAC '07. 44th ACM/IEEE
Conference_Location
San Diego, CA
ISSN
0738-100X
Print_ISBN
978-1-59593-627-1
Type
conf
Filename
4261156
Link To Document