DocumentCode :
465309
Title :
Modeling Litho-Constrained Design Layout
Author :
Tsai, Min-Chun ; Zhang, Daniel ; Tang, Zongwu
Author_Institution :
Synopsys ATG, Mountain View
fYear :
2007
fDate :
4-8 June 2007
Firstpage :
354
Lastpage :
357
Abstract :
This paper derived a method of modeling litho-constrained layout in design stage. The model applies directly on design layout and does not require mask-synthesis steps. Results show we can capture design-relevant litho "hot-spots" within a matter of an hour on a large full-chip data. This method proves that the hot- spot information is embedded in original design layout and can be extracted with strong signal. This method enables a designer to correct real hot-spots before tape-out. It provides a mechanism to quantify the sensitivity of layout configuration to lithography printability and to guide OPC to focus on litho-sensitive regions.
Keywords :
design for manufacture; integrated circuit layout; integrated circuit modelling; integrated circuit yield; proximity effect (lithography); OPC; circuit modeling; design for manufacture; design-relevant litho hot-spots; hot-spot correction; layout configuration; lithoconstrained design layout; lithography printability; lithosensitive region; optical proximity correction; Data mining; Design methodology; Design optimization; Foundries; Integrated circuit technology; Lithography; Pattern matching; Permission; Runtime; Signal design; Algorithms; DFM; Design; Design Rules; Lithography; Modeling; OPC; Verification; Yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2007. DAC '07. 44th ACM/IEEE
Conference_Location :
San Diego, CA
ISSN :
0738-100X
Print_ISBN :
978-1-59593-627-1
Type :
conf
Filename :
4261205
Link To Document :
بازگشت