DocumentCode :
465461
Title :
A Reduced Clock Delay Approach for High Performance Mesochronous Pipeline
Author :
Tatapudi, Suryanarayana B. ; Delgado-Frias, Jose G.
Author_Institution :
Washington State Univ., Pullman
Volume :
1
fYear :
2006
fDate :
6-9 Aug. 2006
Firstpage :
198
Lastpage :
202
Abstract :
A mesochronous pipeline scheme is described in this paper. In a conventional pipeline scheme each pipeline stage operates on only one data set at a time. In the mesochronous scheme, pipeline stages operate on multiple data sets simultaneously. The clock period in conventional pipeline scheme is proportional to the maximum pipeline stage delay while in mesochronous pipelining, it is proportional to the maximum pipeline stage delay difference, which means higher clock speeds are possible and number of pipeline stages is significantly less. In mesochronous approach the clock distribution network is simple and load on it is less resulting in significant power savings. Also, the variations in supply current drawn by clock network is significantly less in mesochronous scheme, thus power supply noise (IR drop and Ldi/dt noise) is less. An 8times8-bit multiplier using carry-save adder technique has been implemented in conventional and mesochronous pipeline approach using TSMC 180 nm (drawn length 200 nm). The over all power dissipation in mesochronous approach is less than 50% of the power dissipation in conventional approach. In conventional approach, the power dissipation in clock network and pipeline registers is close to 80% of total power dissipation, while in mesochronous approach logic dissipates more power.
Keywords :
adders; carry logic; clocks; multiplying circuits; pipeline processing; 8times8-bit multiplier; carry-save adder technique; clock distribution network; maximum pipeline stage delay; mesochronous pipeline scheme; pipeline registers; power dissipation; power supply noise; reduced clock delay approach; size 180 nm; size 200 nm; Clocks; Computer science; Delay; Digital systems; Energy consumption; Frequency; Pipeline processing; Power dissipation; Power supplies; Wire; high performance; low power; mesochronous pipelining; multipliers; pipelined systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan
ISSN :
1548-3746
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2006.382031
Filename :
4267108
Link To Document :
بازگشت