DocumentCode :
465476
Title :
System Level Design Exploration of JPEG 2000 with SoftSONIC Virtual Hardware Platform
Author :
Rissa, Tero ; Cheung, Peter Y.K. ; Luk, Wayne
Author_Institution :
Department of Computing, Imperial College London, UK. tero.rissa@imperial.ac.uk
Volume :
1
fYear :
2006
fDate :
6-9 Aug. 2006
Firstpage :
276
Lastpage :
280
Abstract :
This paper presents development of a SoftSONIC virtual hardware platform for lossless high-resolution real-time JPEG 2000 encoding applications. It is demonstrated how a SystemC transaction level model of the platform can be used for automated architecture design exploration in three imaging application domains: medical, typical, and worst-case imaging. It is shown that with the virtual hardware platform it is possible to determine whether an architecture can sustain real-time processing requirements or not over 240 times faster than with RTL VHDL simulation. The virtual platform gives feedback of the design choices in memory and hardware resource usage and clock frequency requirements. These cannot be obtained from algorithmic C/C++ or Matlab model. In addition, by using a simple procedure to increase the parallelism of the system, our approach enables automated generation of customised architecture for varying processing requirements.
Keywords :
Biomedical imaging; Clocks; Encoding; Feedback; Frequency; Hardware; High-resolution imaging; Mathematical model; Medical simulation; System-level design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan, PR
ISSN :
1548-3746
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2006.382051
Filename :
4267128
Link To Document :
بازگشت