Title :
A bus architecture for crosstalk elimination in high performance processor design
Author :
Hsieh, Wen-Wen ; Chen, Po-Yuan ; Hwang, TingTing
Author_Institution :
Nat. Tsing Hua Univ., Hsinchu
Abstract :
In deep sub-micron technology, the crosstalk effect between adjacent wires has become an important issue, especially between long on-chip buses. This effect leads to the increase in delay, in power consumption, and in worst case, to incorrect result. In this paper, we propose a de-assembler/assembler structure to eliminate undesirable crosstalk effect on bus transmission. By taking advantage of the prefetch process where the instruction/data fetch rate is always higher than instruction/data commit rate in high performance processors, the proposed method would hardly reduce the performance. In addition, the required number of extra bus wires is only 7 as compared with 85 needed in [6] when the bus width is 128 bits.
Keywords :
crosstalk; logic design; microprocessor chips; system buses; bus architecture; bus transmission; crosstalk effect; crosstalk elimination; deassembler/assembler structure; deep sub-micron technology; high performance processor design; Assembly; Capacitance; Computer science; Crosstalk; Delay effects; Encoding; Energy consumption; Prefetching; Process design; Wires; architecture; crosstalk; high performance; instruction/data bus;
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2006. CODES+ISSS '06. Proceedings of the 4th International Conference
Conference_Location :
Seoul
Print_ISBN :
1-59593-370-0
Electronic_ISBN :
1-59593-370-0
DOI :
10.1145/1176254.1176314