Title :
Performance Analysis of DVS Algorithms for Reducing Processor Energy Consumption
Author :
Chilambuchelvan, A. ; Saravanan, S. ; Perinbam, J. Raja Paul
Author_Institution :
IRTT, Erode
Abstract :
Dynamic voltage scaling (DVS) is an energy saving technique, which is achieved by reducing energy dissipation of the core by lowering the supply voltage and operating frequency. DVS technology lies at the heart of advanced digital products ranging from laptops, personal digital assistants, mobile phones and even game consoles. DVS has been widely acknowledged as a powerful technique for trading off for power consumption and delay for processors. In this paper a new DVS algorithm is presented, which achieves better energy savings with deadline guarantees by splitting task between discrete frequency levels and task deferring technique. The proposed DVS algorithm is compared with existing basic RT-DVS algorithms for real-time periodic task sets, analyzing their energy efficiency, and discussing the performance differences quantitatively. The simulation results show that the proposed algorithm closely approaches the theoretical lower bond on energy consumption and reduces the energy consumption by 10-15% over the existing DVS algorithm.
Keywords :
energy conservation; energy consumption; low-power electronics; voltage control; RT-DVS algorithms; advanced digital products; discrete frequency levels; dynamic voltage scaling; energy dissipation; energy saving; operating frequency; processor energy consumption reduction; real-time periodic task sets; supply voltage; task deferring technique; Dynamic voltage scaling; Energy consumption; Energy dissipation; Frequency; Heart; Mobile handsets; Performance analysis; Personal digital assistants; Portable computers; Voltage control;
Conference_Titel :
Conference on Computational Intelligence and Multimedia Applications, 2007. International Conference on
Conference_Location :
Sivakasi, Tamil Nadu
Print_ISBN :
0-7695-3050-8
DOI :
10.1109/ICCIMA.2007.37