• DocumentCode
    47034
  • Title

    Errata to "Process Variation-Aware Nonuniform Cache Management in a 3D Die--Stacked Multicore Processor"

  • Author

    Zhao, Bo ; Du, Yu ; Yang, Jun ; Zhang, Youtao

  • Author_Institution
    IEEE
  • Volume
    63
  • Issue
    2
  • fYear
    2014
  • fDate
    Feb. 2014
  • Firstpage
    525
  • Lastpage
    526
  • Abstract
    In the above-named articlt that appeared in ibid., vol. 62, no. 11, pp. 2252-2265, 2013, a production error occurred which resulted in the misalignment of Fig. 13, Fig. 14, Fig. 15, Fig. 16, Fig. 17, and Fig. 18 with their captions, starting from Fig. 13 to Fig. 18. As a result, a correct Fig. 13 is missing, and Fig. 18 repeats Fig. 19. We regret that this has happened. The correct figures with their corresponding captions are shown here.
  • Keywords
    Computers; Educational institutions; Indexes; Multicore processing; Random access memory; Stacking; Three-dimensional displays; 3D die stacking; DRAM; NUCA; Process variation;
  • fLanguage
    English
  • Journal_Title
    Computers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9340
  • Type

    jour

  • DOI
    10.1109/TC.2014.5
  • Filename
    6701305