DocumentCode :
473330
Title :
Checking properties of PLL designs using run-time verification
Author :
Dong, Zhi Jie ; Zaki, Mohamed H. ; Al Sammane, Ghiath ; Tahar, Sofiéne ; Bois, Guy
Author_Institution :
Dept. of ECE, Concordia Univ., Montreal, QC
fYear :
2007
fDate :
29-31 Dec. 2007
Firstpage :
125
Lastpage :
128
Abstract :
Due to challenges associated with its verification process, analog and mixed signal designs like PLLs require a considerable portion of the total design time. In this paper, we propose a run-time verification approach for PLL designs. The essence of this approach is to monitor properties of interest by timed automata integrated within an automatic stimulus generation framework. The objective is to guide simulation by an appropriate simulation trace in order to quickly detect errors by the property monitor.
Keywords :
circuit CAD; circuit testing; mixed analogue-digital integrated circuits; phase locked loops; PLL design; automatic stimulus generation framework; mixed signal design; property monitoring; run-time verification; Automata; Computational modeling; Computerized monitoring; Logic; Mathematical model; Phase locked loops; Runtime; Signal design; Signal processing; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2007. ICM 2007. Internatonal Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-1846-6
Electronic_ISBN :
978-1-4244-1847-3
Type :
conf
DOI :
10.1109/ICM.2007.4497676
Filename :
4497676
Link To Document :
بازگشت