• DocumentCode
    474481
  • Title

    Precise failure localization using automated layout analysis of diagnosis candidates

  • Author

    Tam, Wing Chiu ; Poku, Osei ; Blanton, R.D.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA
  • fYear
    2008
  • fDate
    8-13 June 2008
  • Firstpage
    367
  • Lastpage
    372
  • Abstract
    Traditional software-based diagnosis of failing chips typically identifies several lines where the failure is believed to reside. However, these lines can span across multiple layers and can be very long in length. This makes physical failure analysis difficult. hi contrast, there are emerging diagnosis techniques that identify both the faulty lines as well as the neighboring conditions for which an affected line becomes faulty, hi this paper, an approach is presented to improve failure localization by automatically analyzing the information associated with the outcome of diagnosis. Experimental results show a significant improvement in failure localization when this method is applied to 106 real IC failures.
  • Keywords
    electronic engineering computing; failure analysis; fault diagnosis; integrated circuit layout; integrated circuit testing; IC failure analysis; automated layout analysis; failing chip diagnosis techniques; faulty lines identification; precise failure localization; traditional software-based diagnosis; Chemicals; Circuit faults; Failure analysis; Fault diagnosis; Information analysis; Integrated circuit testing; Optical microscopy; Scanning electron microscopy; Transmission electron microscopy; Wet etching; Defect localization; Diagnosis; Layout Analysis; Physical Failure Analysis;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 2008. DAC 2008. 45th ACM/IEEE
  • Conference_Location
    Anaheim, CA
  • ISSN
    0738-100X
  • Print_ISBN
    978-1-60558-115-6
  • Type

    conf

  • Filename
    4555845