DocumentCode :
475421
Title :
A current-mode filter for wireless systems in 65 nm CMOS technology
Author :
Uhrmann, H. ; Zimmermann, H.
Author_Institution :
Vienna University Of Technology, AUSTRIA
fYear :
2008
fDate :
19-21 June 2008
Firstpage :
165
Lastpage :
168
Abstract :
A 3rd-order current-mode Butterworth low-pass filter is proposed, which is based on current-mode integrators. A new current-mode integrator is realized that offers an area-saving chip design. The low-pass filter is designed and realized in 65nm low-power CMOS technology and needs 215μmx221μm chip area. The power consumption is 12mW at a supply voltage of 1.2 V . The cut-off frequency of the filter is switchable between 1MHz and 4MHz. The measurement of noise and total harmonic distortion result in a dynamic range of 77.3 dB and 71.3 dB for 1MHz and 4MHz, respectively. The filter is designed to be part of a transmit path in a Software Defined Radio (SDR) system on chip that fits for a couple of wireless applications.
Keywords :
CMOS technology; Chip scale packaging; Cutoff frequency; Distortion measurement; Energy consumption; Low pass filters; Noise measurement; Power harmonic filters; Semiconductor device measurement; Voltage; Butterworth; CMOS; Current-mode; Integrator; Low-pass;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Mixed Design of Integrated Circuits and Systems, 2008. MIXDES 2008. 15th International Conference on
Conference_Location :
Poznan, Poland
Print_ISBN :
978-83-922632-7-2
Electronic_ISBN :
978-83-922632-8-9
Type :
conf
Filename :
4600884
Link To Document :
بازگشت