• DocumentCode
    481881
  • Title

    Virtual Architectures for partial runtime reconfigurable systems. Application to Network on Chip based SoC emulation

  • Author

    Krasteva, Yana E. ; de la Torre, E. ; Riesgo, Teresa

  • Author_Institution
    Centro de Electron. Ind., Univ. Politec. de Madrid, Madrid
  • fYear
    2008
  • fDate
    10-13 Nov. 2008
  • Firstpage
    2489
  • Lastpage
    2494
  • Abstract
    The paper presents a method for designing Virtual Architectures (VAs) for partial runtime reconfigurable systems (pRTRs). The presented method permits to create flexible pRTRs. Such pRTR system is used as a core for a Network on Chip based SoC emulation. The main advantage of the emulation framework is that it permits fast emulation and design space exploration. The paper includes a brief description of all the building elements of the emulation framework and a use case that demonstrates the advantages of the designed pRTRs.
  • Keywords
    integrated circuit design; network-on-chip; reconfigurable architectures; system-on-chip; SoC emulation; network on chip; partial runtime reconfigurable systems; virtual architectures; Buildings; Electronics industry; Emulation; Field programmable gate arrays; Hardware design languages; Network-on-a-chip; Routing; Sockets; Space exploration; System-on-a-chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Industrial Electronics, 2008. IECON 2008. 34th Annual Conference of IEEE
  • Conference_Location
    Orlando, FL
  • ISSN
    1553-572X
  • Print_ISBN
    978-1-4244-1767-4
  • Electronic_ISBN
    1553-572X
  • Type

    conf

  • DOI
    10.1109/IECON.2008.4758347
  • Filename
    4758347