DocumentCode :
485433
Title :
TAM optimization and test scheduling for SoC based on zigzag design flow
Author :
Jinyi Zhang ; Feng Lin ; Yanhui Jiang ; Jia Wang
Author_Institution :
Key Lab. of Special Fiber Opt. & Opt. Access Networks, Shanghai Univ., Shanghai
fYear :
2007
fDate :
12-14 Dec. 2007
Firstpage :
928
Lastpage :
931
Abstract :
Traditional SoC design-for-test (DFT) flow involves the sequence of determining detailed test architecture, choosing the approach of test scheduling and implementing core test. Such procedure may produce the issues of physical realizability and workability. To conquer the inefficiency of the past test flow, a new test flow whose shape is like letter Z, is presented. The Z design flow consists of proposing conceptual test architecture with uncertain test access mechanism(TAM) width, deciding the test scheduling to satisfy the required weighted test cost(WTC), then defining the deterministic test architecture and executing the core test. To better make tradeoffs between test time and hardware overhead during the Z design flow, a new test scheduling approach is explored. The verification result demonstrates the efficiency and usefulness of the proposed technique. The optimal WTC for benchmark circuit using the proposed algorithm is 55% of the average WTC.
Keywords :
design for testability; logic design; logic testing; scheduling; system-on-chip; SoC; TAM optimization; design-for-test; test access mechanism; test scheduling; weighted test cost; zigzag design flow; test access mechanism; test scheduling; test time; weighted test cost;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Wireless, Mobile and Sensor Networks, 2007. (CCWMSN07). IET Conference on
Conference_Location :
Shanghai
ISSN :
0537-9989
Print_ISBN :
978-0-86341-836-5
Type :
conf
Filename :
4786356
Link To Document :
بازگشت