DocumentCode
48643
Title
Thirty Two-Stage CMOS TDI Image Sensor With On-Chip Analog Accumulator
Author
Kaiming Nie ; Suying Yao ; Jiangtao Xu ; Jing Gao
Author_Institution
Sch. of Electron. Inf. & Eng., Tianjin Univ., Tianjin, China
Volume
22
Issue
4
fYear
2014
fDate
Apr-14
Firstpage
951
Lastpage
956
Abstract
This brief presents a 32-stage CMOS time delay integration image sensor with on-chip column parallel analog accumulator. Temporal oversampling technique is applied in the sensor to realize synchronous signal capturing. A column parallel analog accumulator with layout size of 0.09 mm2 is integrated at both sides of pixel array. Through adopting input-offset storing technique, a column fixed pattern noise because of the amplifier´s offset variations is reduced by the accumulator. The accumulator also acts as a pixel noise canceller. The fabricated chip in 0.18- μm one-poly four-metal 1.8/3.3-V CMOS technology achieves the maximum line rate of 3875 lines/s. The measured signal-to-noise ratio of the fabricated sensor is improved on average by 11.9 dB at 16 stages and 14.2 dB at 32 stages. The presented sensor is suitable for application in low illumination, high scanning speed, and remote sensing systems.
Keywords
CMOS image sensors; analogue-digital conversion; readout electronics; signal sampling; CMOS TDI image sensor; column fixed pattern noise; input offset storing technique; on chip column parallel analog accumulator; pixel array; pixel noise canceller; size 0.18 mum; synchronous signal capturing; temporal oversampling technique; time delay integration; voltage 1.8 V; voltage 3.3 V; Analog accumulator; CMOS image sensors; readout circuits; signal-to-noise ratio (SNR); time delay integration (TDI);
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2013.2256809
Filename
6514054
Link To Document