• DocumentCode
    48784
  • Title

    A Calibration-Free Fractional-N Ring PLL Using Hybrid Phase/Current-Mode Phase Interpolation Method

  • Author

    Nandwana, Romesh Kumar ; Anand, Tejasvi ; Saxena, Saurabh ; Seong-Joong Kim ; Talegaonkar, Mrunmay ; Elkholy, Ahmed ; Woo-Seok Choi ; Elshazly, Amr ; Hanumolu, Pavan Kumar

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Illinois, Urbana, IL, USA
  • Volume
    50
  • Issue
    4
  • fYear
    2015
  • fDate
    Apr-15
  • Firstpage
    882
  • Lastpage
    895
  • Abstract
    A hybrid phase/current-mode phase interpolator (HPC-PI) is presented to improve phase noise performance of ring oscillator based fractional-N PLLs. The proposed HPC-PI alleviates the bandwidth trade-off between VCO phase noise suppression and ΔΣ quantization noise suppression. By combining the phase detection and interpolation functions into XOR phase detector/interpolator (XOR PD-PI) block, accurate quantization error cancellation is achieved without using calibration. Use of a digital MDLL in front of the fractional-N PLL helps in alleviating the bandwidth limitation due to reference frequency and enables bandwidth extension even further. The extended bandwidth helps in suppressing the ring-VCO phase noise and lowering the in-band noise floor. Fabricated in 65 nm CMOS process, the prototype generates fractional frequencies from 4.25 to 4.75 GHz, with in-band phase noise floor of -104 dBc/Hz and 1.5 ps rms integrated jitter. The clock multiplier achieves power efficiency of 2.4 mW/GHz and FoM of -225.8 dB.
  • Keywords
    CMOS integrated circuits; delay lock loops; integrated circuit noise; interpolation; jitter; millimetre wave integrated circuits; millimetre wave oscillators; multiplying circuits; phase detectors; phase locked loops; phase noise; voltage-controlled oscillators; ΔΣ quantization noise suppression; CMOS process; HPC-PI method; VCO phase noise suppression; XOR PD-PI block; XOR phase detector-interpolator block; calibration-free fractional-N ring PLL; clock multiplier; digital MDLL; digital multiplying delay-locked loop; frequency 4.25 GHz to 4.75 GHz; gain -225.8 dB; hybrid phase-current-mode phase interpolation method; phase detection; quantization error cancellation; ring oscillator; size 65 nm; time 1.5 ps; Bandwidth; Clocks; Interpolation; Phase locked loops; Phase noise; Quantization (signal); Voltage-controlled oscillators; Calibration-free; delta-sigma modulator; fractional-N PLL; frequency synthesizer; multiplying delay-locked loop (MDLL); phase interpolator (PI); phase noise; phase-locked loop (PLL); quantization error cancellation; ring-VCO;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2014.2385756
  • Filename
    7029717