Title :
Multi-Channel Viterbi Decoder LSI Development
Author :
Clarke, Kenneth C. ; Moss, Robert M. ; Yost, Richard A.
Author_Institution :
Harris Corporation, Government Communication Systems Division, Melbourne, Florida
Abstract :
A multi-channel Viterbi decoder LSI chip has been developed at Harris Corporation, GCSD. This chip, targeted for implementation in SAJI-4 technology, can service up to 50 channels of encoded data at an aggregate channel symbol rate up to 120 KHz. The LSI design includes all decoder functions on-chip except those functions requiring large amounts of memory such as path metric and trellis bit storage. It also provides the capability for external or internal symbol synchronization and includes provisions for handling block formatted data. This paper discusses the development of the CMOS LSI design. Topics include system considerations, design trade-offs and methodologies used for simulation, verification, and testing of the multi-channel Viterbi decoder LSI chip.
Keywords :
Aggregates; CMOS logic circuits; Chip scale packaging; Decoding; Demodulation; Jamming; Large scale integration; Read-write memory; Satellite communication; Viterbi algorithm;
Conference_Titel :
Military Communications Conference - Communications-Computers: Teamed for the 90's, 1986. MILCOM 1986. IEEE
Conference_Location :
Monterey, CA, USA
DOI :
10.1109/MILCOM.1986.4805699