DocumentCode :
492062
Title :
A design for passive RFID system on a chip
Author :
Park, Chan-Won ; Choi, Gil-young ; Chae, Jong-Suk ; Kim, Bo-Gwan
Author_Institution :
Electron. & Telecommun. Res. Inst., Daejeon
Volume :
01
fYear :
2009
fDate :
15-18 Feb. 2009
Firstpage :
836
Lastpage :
839
Abstract :
The spread of RFID application need IC-based solution to reduce the size and cost of reader. The design result and architecture of UHF band passive RFID reader system on a chip is presented in this paper. The chip includes processor core, Flash memory, RFID digital baseband, DAC/ADC, RF based on direct-conversion architecture, user interface block. RFID protocol meets the EPC Class-1 Generation 2 and ISO-18000-6 C standards. The chip can cover all passive RFID frequency range from 860 MHz to 960 MHz and provide low power consumption as 78 mA from 1.8 V when output power is +5 dBm. The package is 8 mm x 8 mm CABGA made with 4 mm x 4 mm die area.
Keywords :
UHF circuits; analogue-digital conversion; chip scale packaging; digital-analogue conversion; flash memories; integrated circuit design; radiofrequency identification; system-on-chip; user interfaces; ADC; DAC; RFID digital baseband; RFID protocol; chip package; current 78 mA; direct-conversion architecture; flash memory; frequency 860 MHz to 960 MHz; passive RFID reader; processor core; size 4 mm; size 8 mm; system-on-a-chip; user interface block; voltage 1.8 V; Baseband; Costs; Energy consumption; Flash memory; Passive RFID tags; Power generation; Protocols; Radio frequency; Radiofrequency identification; User interfaces; Chip; RFID; Reader; UHF;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Technology, 2009. ICACT 2009. 11th International Conference on
Conference_Location :
Phoenix Park
ISSN :
1738-9445
Print_ISBN :
978-89-5519-138-7
Electronic_ISBN :
1738-9445
Type :
conf
Filename :
4810077
Link To Document :
بازگشت