DocumentCode :
492690
Title :
A heuristic method to reduce fault candidates for a speedy fault diagnosis
Author :
Cho, Hyungjun ; Lee, Joohwan ; Kang, Sungho
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul
Volume :
01
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
In this paper, we present a heuristic method to reduce fault candidates for an efficient fault diagnosis. This paper uses a matching algorithm for the exact fault diagnosis. But the time consumption of a fault diagnosis using the matching algorithm is huge. So, we present a new method to reduce the fault diagnosis time. The method to reduce the time consumption is separated into two different phases which are a pattern comparison and a back-tracing comparison in failing pattern. The proposed method reduces fault candidates by comparing failing patterns with good patterns during critical path tracing process and comparing back-tracing from non-erroneous POs with back-tracing erroneous POs. The proposed method increases the simulation speed than the conventional algorithms. And this method is also applicable to any other fault diagnosis algorithms. Experimental results on ISCAS´85 and ISCAS´89 benchmark circuits show that fault candidate lists are reduced than those of previous diagnosis methods.
Keywords :
fault location; fault simulation; heuristic programming; pattern matching; back-tracing comparison; fault candidates; fault diagnosis; heuristic method; matching algorithm; pattern comparison; Circuit faults; Circuit simulation; Circuit testing; Dictionaries; Electrical fault detection; Fault diagnosis; Impedance matching; Logic; fault candidate; fault diagnosis; matching algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815607
Filename :
4815607
Link To Document :
بازگشت