Title :
Hybrid design of dual Vth and power gating to reduce leakage power under Vth variations
Author :
Shirai, Toshiaki ; Usami, Kimiyoshi
Author_Institution :
Grad. Sch. of Eng., Shibaura Inst. of Technol., Tokyo
Abstract :
Increase in leakage power and Vth variation is a critical concern in leading-edge CMOS technology. Traditional dual Vth design with the worst corner model becomes difficult to achieve for low leakage because delay variation of high Vth cell is increased significantly by Vth variation. In this paper, we demonstrated that a power gated cell is more tolerant in delay variation than high Vth cell in 45 nm technology. We propose hybrid design technique to use power gated cells in the dual Vth circuit to reduce standby leakage without causing performance degradation. Also, we developed an optimization methodology based on simulated annealing. The proposed technique was applied to ISCAS´85 benchmark circuits. Standby leakage power was reduced by 44% on average over the conventional dual Vth design.
Keywords :
CMOS integrated circuits; leakage currents; simulated annealing; system-on-chip; Vth Variations; leading-edge CMOS technology; leakage power; power gating; simulated annealing; standby leakage; CMOS technology; Delay effects; Delay estimation; Design engineering; Digital circuits; Electronic design automation and methodology; Leakage current; Power engineering and energy; Threshold voltage; Timing; Low power; MTCMOS; Vth variation; dual Vth; leakage current; power gating;
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
DOI :
10.1109/SOCDC.2008.4815634