DocumentCode :
492711
Title :
Modeling functional unit delays for bit-level chaining
Author :
Shin, Dong-yeob ; Lee, Seokhyun ; Choi, Kiyoung
Author_Institution :
Dept. of EECS, Seoul Nat. Univ., Seoul
Volume :
01
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
The functional units used for high-level synthesis are typically modeled to have fixed delays once the input slew rate and the out loading are given. However, if two or more functional units are chained, then the total delay may not be the same as the sum of the individual delays. In this paper, we present a new approach to modeling the timing of functional units such that the delay can be calculated efficiently and accurately even with bit-level chaining. For this, we analyze each functional unit used for high-level synthesis to obtain pin-to-pin delays, classify them according to the delay variation, and calculate the total delay of chained functional units based on the classification. We present the efficiency and accuracy of the proposed approach through experiments with various combinations of functional units.
Keywords :
delays; high level synthesis; timing; bit-level chaining; functional unit delays; high-level synthesis; pin-to-pin delays; Delay effects; Design automation; High level synthesis; Joining processes; Libraries; Pins; Runtime; Space exploration; Timing; bit-level chaining; high-level synthesis; timing model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815638
Filename :
4815638
Link To Document :
بازگشت