DocumentCode :
492735
Title :
Spread spectrum clock generator for DisplayPort
Author :
Lee, Hyun-Chul ; Lee, Suk-Won ; Kang, Jin-Ku
Author_Institution :
Dept. of Electron. Eng., INHA Univ., Incheon
Volume :
02
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
This paper describes a spread spectrum clock generator (SSCG) for the DisplayPort transmitter system. The proposed architecture generates the spread spectrum clock using a fractional-N PLL. The SSCG uses a digital 2nd order MASH 1-1 sigma-delta modulator and 9 bit Up/Down counter. The SSCG generates clocks at 270 MHz and 162 MHz with 0.25% down-spreading with triangular waveform frequency modulation of 33 KHz for DisplayPort transmitter system. And the peak power reduction is about 5 dBm. The circuit has been simulated in 0.18 um CMOS technology.
Keywords :
clocks; counting circuits; digital phase locked loops; display instrumentation; frequency modulation; sigma-delta modulation; transmitters; waveform generators; CMOS technology; DisplayPort transmitter system; digital 2nd order MASH 1-1 sigma-delta modulator; fractional-N PLL; frequency 162 MHz; frequency 270 MHz; size 0.18 mum; spread spectrum clock generator; triangular waveform frequency modulation; up-down counter; CMOS technology; Clocks; Counting circuits; Delta-sigma modulation; Digital modulation; Frequency modulation; Multi-stage noise shaping; Phase locked loops; Spread spectrum communication; Transmitters; Displayport; PLL; SSCG; Spread Spectrum clock; modulation ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815670
Filename :
4815670
Link To Document :
بازگشت