Title :
A Voltage-Based Leakage Current Calculation Scheme and its Application to Nanoscale MOSFET and FinFET Standard-Cell Designs
Author :
Abbas, Zia ; Mastrandrea, Antonio ; Olivieri, Mauro
Author_Institution :
Dept. of Inf. Eng., Sapienza Univ. of Rome, Rome, Italy
Abstract :
Logic-level estimators of leakage currents, in nanoscale standard-cell-based designs, are relevant for the dramatic speed advantage with respect to analog SPICE-level simulation. We propose a novel logic-level leakage estimation model based on the characterization of voltages at the internal nodes of digital cells, in conjunction with the characterization of leakage currents in a single field-effect transistor (FET) device and with the input-dependent Kirchhoff current law expression of the total current in the cell topology. The voltage-based nature of the approach simplifies the inclusion of supply voltage variation/scaling impact, as well as of output voltage drop (loading effect), on leakage currents. The method has been implemented in hardware description language models of a complete cell library. Exhaustive tests report average accuracy below 1% error in 22-nm CMOS and 20-nm FinFET technologies, when compared with SPICE BSIM simulation results.
Keywords :
MOSFET; SPICE; field effect transistors; leakage currents; semiconductor device models; BSIM simulation; CMOS; FinFET standard-cell designs; Kirchhoff current law expression; SPICE-level simulation; field-effect transistor; leakage currents; logic-level estimators; logic-level leakage estimation model; nanoscale MOSFET; size 20 nm; size 22 nm; voltage-based leakage current calculation; FinFETs; Integrated circuit modeling; Leakage currents; Loading; Logic gates; Voltage control; Leakage current; VLSI; VLSI.; standard cells;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2013.2294550