DocumentCode :
497230
Title :
Post-Fabrication self-convergence scheme for suppressing variability in SRAM cells and logic transistors
Author :
Suzuki, Makoto ; Saraya, Takuya ; Shimizu, Ken ; Sakurai, Takayasu ; Hiramoto, Toshiro
Author_Institution :
Inst. of Ind. Sci., Univ. of Tokyo, Meguro, Japan
fYear :
2009
fDate :
16-18 June 2009
Firstpage :
148
Lastpage :
149
Abstract :
A new concept for suppressing variability in SRAM cells and logic transistors is proposed. The novel method utilizes self-convergence mechanisms: Vth of transistors with low Vth is selectively raised by applying high bias voltage to all transistors collectively after chip fabrication, resulting in lower variability in retention-noise-margin (RetNM) in SRAM and Vth in logic transistors. The concept is validated by simulation and experiments.
Keywords :
MOSFET; SRAM chips; SRAM cells; chip fabrication; logic transistors; post-fabrication self-convergence scheme; retention-noise-margin; Chip scale packaging; Electrons; Inverters; Logic devices; MOSFET circuits; Random access memory; Stress; Transistors; Virtual reality; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2009 Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-3308-7
Type :
conf
Filename :
5200667
Link To Document :
بازگشت