Title :
A 6-bit 50-MS/s threshold configuring SAR ADC in 90-nm digital CMOS
Author :
Nuzzo, Pierluigi ; Nani, Claudio ; Armiento, Costantino ; Sangiovanni-Vincentelli, Alberto ; Craninckx, Jan ; Van der Plas, Geert
Author_Institution :
IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
Abstract :
A threshold configuring SAR A/D converter is presented that programs its comparator threshold at runtime to approximate the input signal via binary search. Low power and small area are achieved via a fully dynamic configurable comparator and an asynchronous controller with no need for capacitor-based feedback D/A converter. A 6-bit prototype in 90-nm digital CMOS technology achieves 32-dB SNDR at 50 MS/s consuming 240 μW from 1-V analog and 0.7-V digital supplies, i.e. 150fJ/conversion-step, in a core area occupation of only 0.0055 mm2, a 4× improvement on state-of-the-art designs.
Keywords :
Analog-digital conversion; CMOS technology; Circuits; Electronic mail; Energy consumption; Feedback; MOS capacitors; Power engineering and energy; Prototypes; Runtime; SAR ADC; threshold configurable comparator;
Conference_Titel :
VLSI Circuits, 2009 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
978-1-4244-3307-0
Electronic_ISBN :
978-4-86348-001-8