DocumentCode :
498039
Title :
Post-silicon tuning capabilities of 45nm low-power CMOS digital circuits
Author :
Meijer, Maurice ; Liu, Bo ; van Veen, Rutger ; De Gyvez, Jose Pineda
Author_Institution :
NXP Semiconductors, Eindhoven, The Netherlands
fYear :
2009
fDate :
16-18 June 2009
Firstpage :
110
Lastpage :
111
Abstract :
Adaptive circuit techniques enable modification of power-performance efficient circuit operation. Yet it is unclear if such techniques remain effective in modern deep-submicron CMOS. In this paper we examine the technological boundaries of supply voltage scaling and body biasing in 45nm low-power CMOS. We demonstrate that there exists an effective tuning range for power-performance and performance variability control. Our analysis is supported by ring oscillator test-chip measurements.
Keywords :
CMOS digital integrated circuits; CMOS technology; Circuit optimization; Clocks; Delay; Digital circuits; Frequency measurement; Integrated circuit technology; Tuning; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2009 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
978-1-4244-3307-0
Electronic_ISBN :
978-4-86348-001-8
Type :
conf
Filename :
5205409
Link To Document :
بازگشت