DocumentCode :
500906
Title :
Architectural assessment of design techniques to improve speed and robustness in embedded microprocessors
Author :
Baumann, Thomas ; Schmitt-Landsiedel, Doris ; Pacha, Christian
Author_Institution :
Infineon Technol., Munich, Germany
fYear :
2009
fDate :
26-31 July 2009
Firstpage :
947
Lastpage :
950
Abstract :
This work investigates the interrelation of performance and robustness against variability in industrial microprocessor designs. A novel analysis technique for variation-sensitive hardware and two figures of merit to quantify the robustness of a design against variations are proposed. Together with a multi-stage STA this enables an efficient application of low-VT cell insertion and pulsed latch design to compensate for within-die delay variations. For the same speed margin of 5% on design level, a pulsed latch design of an ARM926 microprocessor shows a 2.5times higher robustness compared to a MS-FF design with selective low-VT cell insertion.
Keywords :
integrated circuit design; microprocessor chips; ARM926 microprocessor; architectural assessment; embedded microprocessors; industrial microprocessor designs; variation-sensitive hardware; CMOS technology; Delay; Hardware; Latches; Microprocessors; Robustness; Space technology; Timing; Uncertainty; Voltage; Variability-aware design; micro-architecture; robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2009. DAC '09. 46th ACM/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
978-1-6055-8497-3
Type :
conf
Filename :
5227164
Link To Document :
بازگشت