Title :
A new mechanism for core device failure during CDM ESD events
Author :
Ito, C. ; Loh, W.
Author_Institution :
LSI Logic Corp., Milpitas, CA, USA
Abstract :
A new mechanism by which core devices may fail during CDM ESD tests has been identified. When CDM test discharges are applied to pins that are directly connected to long on-chip traces, energy may couple inductively to adjacent long lines, thereby bypassing ESD protection elements at the I/O buffers, and causing failure in the non-I/O (core) circuit. Circuit simulation performed on a netlist that was extracted from layout shows that when a 500 V CDM stimulus is applied to a pin, this mechanism may generate a voltage at a transistor gate in excess of 20 V within the first 100 ps. All measured results are in agreement with this proposed mechanism, including failure analysis confirming gate oxide failures at transistors indicated as susceptible by the simulator.
Keywords :
circuit simulation; electrostatic discharge; failure analysis; transistor circuits; CDM ESD tests; I-O buffers; charged-device model; circuit simulation; core device failure; electrostatic discharge; failure analysis; on-chip traces; transistor gate; voltage 500 V; Analytical models; Circuit testing; Current measurement; Electrostatic discharge; Failure analysis; Logic testing; Packaging; Pins; Protection; Voltage;
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium, 2006. EOS/ESD '06.
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-5853-7115-0