DocumentCode :
5034
Title :
40-Gb/s 0.7-V 2:1 MUX and 1:2 DEMUX with Transformer-Coupled Technique for SerDes Interface
Author :
Fan-Ta Chen ; Jen-Ming Wu ; Chang, Mau-Chung Frank
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
62
Issue :
4
fYear :
2015
fDate :
Apr-15
Firstpage :
1042
Lastpage :
1051
Abstract :
This paper explores the use of transformer-coupled (TC) technique for the 2:1 MUX and the 1:2 DEMUX to serialize-and-deserialize (SerDes) high-speed data sequence. The widely used current-mode logic (CML) designs of latch and multiplexer/demultiplexer (MUX/DEMUX) are replaced by the proposed TC approach to allow the more headroom and to lower the power consumption. Through the stacked transformer, the input clock pulls down the differential source voltage of the TC latch and the TC multiplexer core while alternating between the two-phase operations. With the enhanced drain-source voltage, the TC design attracts more drain current with less width-to-length ratio of NMOS than that of the CML counterpart. The source-offset voltage is decreased so that the supply voltage can be reduced. The lower supply voltage improves the power consumption and facilitates the integration with low voltage supply SerDes interface. The MUX and the DEMUX chips are fabricated in 65-nm standard CMOS process and operate at 0.7-V supply voltage. The chips are measured up to 40-Gb/s with sub-hundred milliwatts power consumption.
Keywords :
CMOS integrated circuits; current-mode logic; demultiplexing equipment; flip-flops; multiplexing equipment; transformers; CMOS process; DEMUX chips; NMOS; SerDes interface; TC latch; TC multiplexer; bit rate 40 Gbit/s; current-mode logic; demultiplexer; differential source voltage; drain-source voltage; high-speed data sequence; power consumption; serialize-and-deserialize interface; size 65 nm; source-offset voltage; transformer-coupled technique; voltage 0.7 V; Clocks; Latches; Multiplexing; Switching circuits; Transformer cores; Transistors; Windings; CMOS; Current-mode logic; DEMUX; MUX; SerDes; inductive peaking; latch; transformer-coupled technique;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2015.2395634
Filename :
7070853
Link To Document :
بازگشت