DocumentCode :
503792
Title :
A design approach to increase gain feature of a Doherty Power Amplifier
Author :
Colantonio, Paolo ; Giannini, Franco ; Giofrè, Rocco ; Piacentini, Marco ; Piazzon, Luca
Author_Institution :
Electron. Eng. Dept., Univ. of Roma Tor Vergata, Rome, Italy
fYear :
2009
fDate :
28-29 Sept. 2009
Firstpage :
25
Lastpage :
28
Abstract :
One of the main drawback of the Doherty architecture is related to the intrinsic lower power gain attainable with respect to the nominal value assured by the Main amplifier. A proposed solution, discussed in this paper, is based on the use of different bias voltages for the Main and Auxiliary amplifiers. To validate the methodology, a Doherty Power Amplifier (DPA) in LDMOS technology is presented. The DPA is designed to operate at 2.14 GHz (UMTS), based on two equal devices with 17.4 mm of gate periphery. An uneven power splitter based on Branch Line coupler is adopted to deliver more power to the Auxiliary device. A saturated output power (Pout) of 43 dBm with a drain (power added) efficiency of 47% (43.5%) have been measured, with a corresponding power gain of 11 dB. The drain (power added) efficiency is kept higher than 36% (33%) in a 6 dB of Output back-off (OBO) with an almost constant behaviour.
Keywords :
invertors; power amplifiers; Doherty power amplifier; LDMOS technology; auxiliary amplifiers; bias voltages; branch line coupler; intrinsic lower power gain; main amplifiers; uneven power splitter; 3G mobile communication; Gain measurement; Impedance; Inverters; Microwave amplifiers; Peak to average power ratio; Power amplifiers; Power generation; Power measurement; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Integrated Circuits Conference, 2009. EuMIC 2009. European
Conference_Location :
Rome
Print_ISBN :
978-1-4244-4749-7
Type :
conf
Filename :
5296006
Link To Document :
بازگشت