DocumentCode :
505561
Title :
New layout scheme to improve ESD robustness of I/O buffers in fully-silicided CMOS process
Author :
Ker, Ming-Dou ; Chen, Wen-Yi ; Shieh, Wuu-Trong ; Wei, I-Ju
Author_Institution :
Inst. of Electron., Nat. Chiao-Tung Univ., Hsin-Chu, Taiwan
fYear :
2009
fDate :
Aug. 30 2009-Sept. 4 2009
Firstpage :
1
Lastpage :
6
Abstract :
Silicidation used in CMOS processes has been reported to result in substantial degradation on ESD robustness of CMOS devices. In this work, a new ballasting layout scheme for fully-silicided I/O buffer is proposed to enhance its ESD robustness. Experimental results from real IC products have confirmed that the new ballasting layout scheme can successfully increase HBM ESD robustness of fully-silicided I/O buffers from 1.5 kV to 7 kV without using the additional silicide-blocking mask.
Keywords :
CMOS integrated circuits; MOSFET; buffer circuits; electrostatic devices; electrostatic discharge; CMOS devices; ESD robustness; IC products; MOSFET; ballasting layout scheme; complementary metal-oxide-semiconductor; electrostatic discharge; fully-silicided I/O buffers; input/output buffers; integrated circuits; metal-oxide-semiconductor field effect transistor; silicidation; CMOS process; Electronic ballasts; Electrostatic discharge; Fingers; MOS devices; MOSFETs; Protection; Robustness; Silicidation; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
EOS/ESD Symposium, 2009 31st
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-58537-176-1
Electronic_ISBN :
978-1-58537-176-1
Type :
conf
Filename :
5340148
Link To Document :
بازگشت