DocumentCode :
505982
Title :
Scaling performance of interior-point method on large-scale chip multiprocessor system
Author :
Smelyanskiy, Mikhail ; Lee, Victor W. ; Kim, Daehyun ; Nguyen, Anthony D. ; Dubey, Pradeep
Author_Institution :
Microprocessor Technology Labs, Intel
fYear :
2007
fDate :
10-16 Nov. 2007
Firstpage :
1
Lastpage :
11
Abstract :
In this paper we describe parallelization of interior-point method (IPM) aimed at achieving high scalability on large-scale chip-multiprocessors (CMPs). IPM is an important computational technique used to solve optimization problems in many areas of science, engineering and finance. IPM spends most of its computation time in a few sparse linear algebra kernels. While each of these kernels contains a large amount of parallelism, sparse irregular datasets seen in many optimization problems make parallelism difficult to exploit. As a result, most researchers have shown only a relatively low scalability of 4X-12X on medium to large scale parallel machines. This paper proposes and evaluates several algorithmic and hardware features to improve IPM parallel performance on large-scale CMPs. Through detailed simulations, we demonstrate how exploring multiple levels of parallelism with hardware support for low overhead task queues and parallel reduction enables IPM to achieve up to 48X parallel speedup on a 64-core CMP.
Keywords :
Degradation; Dynamic scheduling; Hardware; Kernel; Large-scale systems; Microprocessors; Multiprocessing systems; Paper technology; Parallel processing; Scalability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Supercomputing, 2007. SC '07. Proceedings of the 2007 ACM/IEEE Conference on
Conference_Location :
Reno, NV, USA
Print_ISBN :
978-1-59593-764-3
Electronic_ISBN :
978-1-59593-764-3
Type :
conf
DOI :
10.1145/1362622.1362652
Filename :
5348813
Link To Document :
بازگشت